## Example 5.3 A Clocked RS Flip-Flop

The module in Figure 5.7 is for a clocked RS flip-flop. It is the RS flip-flop of Figure 5.4 with the clock signal gating the R and S inputs. A test bench for the flip-flop is also shown in the figure. The clock waveform in the test bench is a square wave with a period of 4 ns [see Example 7.5 for details]. The simulation results are shown in Figure 5.8. Figure 5.9 shows the synthesized circuit of the flip-flop.

```
module srffcplev(cp,s,r,q,qb);
input cp, s, r;
output q, qb;
wire ss, rr;
nand(ss,s,cp),(rr,r,cp),(q,ss,qb),(qb,rr,q);
endmodule
module srffcplev tst;// test-bench
req cp, s, r;
wire q,qb;
srffcplev ff(cp,s,r,q,qb);
initial
begin
    cp=1'b0;
    s =1'b1;
    r =1'b0:
The design description of a D laten is given in Figure 5.10. It has one instantial beautiful.
always #2cp=~cp;
always
begin, manage of the grant those S.P. Sugar, managed and fluorio because a
#4 s =1'b0;r =1'b0;
#4 s =1'b0;r =1'b1;
  #4 s =1'b0;r =1'b0;
    #4 s =1'b1;r =1'b0;
    #4 s =1'b0;r =1'b0;
end
initial $monitor($time, "cp = %b ,s = %b , r = %b , q =
%b , qb = %b " ,cp,s,r,q,qb);
initial #20 $stop;
endmodule
```

Figure 5.7 Module of a clocked RS flip-flop with NAND gates and a test bench for the same.



Figure 5.9 Synthesized circuit of the flip-flop module of Figure 5.7.